## Assignment 3 Report

Group member: Deependra Shukla

Group member: Suraj Kumar Prajapati

1. Write Verilog code for a mod 16 synchronous counter along with the test bench.

```
`include "tff.v"
module mode counter(clk, reset, mode, counter);
parameter size=16;
input clk,reset,mode;
output wire [size-1:0]counter;
wire [size-1:0]qb;
wire [size-1:0] t;
wire inv mode;
wire [size-2:0]adv1, adv2, xr;
assign t[0] =1'd1;
tff tff inst1(clk,reset,t[0],counter[0],qb[0]);
genvar i;
for (i=1; i<size; i=i+1) begin</pre>
if (i==1) begin
  assign adv1[i-1] = counter[i-1] & ~mode;
 assign adv2[i-1] = qb[i-1] \& mode;
 assign xr[i-1] = adv1[i-1] ^ adv2[i-1];
    assign adv1[i-1] = counter[i-1] & adv1[i-2];
    assign adv2[i-1] = qb[i-1] & adv2[i-2];
    assign xr[i-1] = adv1[i-1] ^ adv2[i-1];
    tff tff inst2(clk,reset,xr[i-1],counter[i],qb[i]);
end
endmodule
```

```
`include "mode counter.v"
module tb model counter();
reg clk, reset, mode;
wire [15:0]counter;
mode counter #(.size(16)) c1(clk, reset,mode, counter);
forever begin
#1 clk <= ~clk;
end
end
initial begin
$monitor("counter=%d", counter);
reset = 1'b1;
mode=1'd0;
#2 reset = 1'b0;
#29 mode=1'd1;
#29 $finish;
    $dumpfile("out.vcd");
    $dumpvars;
endmodule
```

| counter= | 0  |  |
|----------|----|--|
| counter= | 1  |  |
| counter= | 2  |  |
| counter= | 3  |  |
| counter= | 4  |  |
| counter= | 5  |  |
| counter= | 6  |  |
| counter= | 7  |  |
| counter= | 8  |  |
| counter= | 9  |  |
| counter= | 10 |  |
| counter= | 11 |  |
| counter= | 12 |  |
| counter= | 13 |  |
| counter= | 14 |  |
| counter= | 15 |  |
| counter= | 14 |  |
| counter= | 13 |  |
| counter= | 12 |  |
| counter= | 11 |  |
| counter= | 10 |  |
| counter= | 9  |  |
| counter= | 8  |  |
| counter= | 7  |  |
| counter= | 6  |  |
| counter= | 5  |  |
| counter= | 4  |  |
| counter= | 3  |  |
| counter= | 2  |  |
| counter= | 1  |  |
| counter= | 0  |  |

Terminal Output:



2. Write Verilog code for a 4-bit universal shift register along with the test bench. Instead of writing the entire code into a single file, you have to create modules for the flip-flops and call them into your main file.

```
module univ shift reg (
        input wire clk, rst,
        input wire [1:0] ctrl,
        input wire [3:0] d,
        output wire [3:0] q
    reg [3:0] r current, r next;
    always @(posedge clk or posedge rst) begin
        if (rst)
            r_current <= 4'b0000;
        else
    r current <= r next;
    end
    always @* begin
        case (ctrl)
17
            2'b00: r next = r current;
            2'b01: r next = {r current[2:0], d[0]};
            2'b10: r next = {d[3], r current[3:1]};
            default: r next = d;
        endcase
    assign q = r_current;
    endmodule
```

```
ctrl = 11, input = 1010, output = xxxx
ctrl = 11, input = 1010, output = 1010
ctrl = 01, input = 1010, output = 1010
ctrl = 01, input = 1010, output = 0100
ctrl = 10, input = 1010, output = 0100
ctrl = 10, input = 1010, output = 1010
ctrl = 00, input = 1010, output = 1010
ctrl = 11, input = 1010, output = 1010
ctrl = 01, input = 1010, output = 1010
ctrl = 01, input = 1010, output = 0100
ctrl = 01, input = 1010, output = 0100
ctrl = 01, input = 1010, output = 1000
ctrl = 01, input = 1010, output = 1000
ctrl = 01, input = 1010, output = 0000
ctrl = 11, input = 1010, output = 0000
ctrl = 11, input = 1010, output = 1010
ctrl = 10, input = 1010, output = 1010
ctrl = 10, input = 1010, output = 1101
ctrl = 10, input = 1010, output = 1101
ctrl = 10, input = 1010, output = 1110
ctrl = 10, input = 1010, output = 1110
ctrl = 10, input = 1010, output = 1111
ctrl = 10, input = 1010, output = 1111
[Done] exit with code=0 in 0.042 seconds
```

